A22

#### **Partial Address Decoding**

- Here only a sub-set of the unused address lines are employed by the decoder circuit.
- Partial decoding can lead to a reduction in
  - Complexity of decoder (fewer gates)
  - Propagation delay of the decoder
  - Power consumption (fewer gates)
  - PCB/chip "real-estate" and cost
- Partial address decoders are particularly attractive when used with CPUs having a large address space i.e. 32/64 bit address
- Going back to our very 1st example of a memory system, (Lecture 3) we could design a simple partial address decoder for a system with 2K words of Rom and Ram like this.
- With only two blocks to decode (Rom + Ram) we should only need to decode 1 address line e.g. A23 could be used
- 68000 system CPU address A1 A2 A11 A1 A2 A11 A23 D<sub>00</sub>-D<sub>15</sub> R/W M2 M1 CS2\* CS1\* 2K × 16 2K × 16  $D_{00}$ – $D_{15}$   $\overline{W}$ D<sub>00</sub>-D<sub>15</sub> R/W system data Rom Ram bus D<sub>00</sub>-D<sub>15</sub>

We could arrange for M1 (Rom) to be enabled when A23 = 0 and M2 (Ram) to be enabled when A23 = 1 thus both devices can <u>never</u> be selected at the same time. It also means there is still ROM located at address 0 (a requirement for the 68000).

23-bit

- However, there are drawbacks to partial decoding, for example take the circuit just considered.
- Because only A23 was used by the address decoder, the other 11 address lines (A22 - A12) play no part in the decoding process and thus act as 'don't cares' to the decoder.
- The effect of this is that both 2k word memory blocks get 'mirrored', in the memory map.
- That is, each block appears to the CPU to be replicated 2048 times and appears as 4M words. This is because A22 A12 plays no part (i.e. 11 address lines) and 2<sup>11</sup> = 2048
- This would certainly confuse a booting operating system searching for installed memory.
- Here the OS might conclude that the system has 8M bytes of Ram instead of the 4K bytes it really has which is devastating to say the least.



#### **Partial Decoding: A more practical example**

 Let's go back to the problem of the simple Rom, Ram and Peripheral mapping problem from lecture 3. That system comprised of the following

- 10K words of Rom arranged as
   A block of 2K (Rom1) plus
   A block of 8K (Rom2)
   2K words of Ram (Ram1)
   2 individual words for Peripheral 1 (Peri1)
   2 individual words for Peripheral 2 (Peri2)
- The address table for a <u>FULL</u> address decoder scheme is <u>repeated</u> below for the sake of <u>comparison</u> and uses many gates to fully decode all unused address lines. Let's look at a <u>partial</u> decoding scheme.

| Address       | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 |       |
|---------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|-------|
| 000000-000FFF | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | x  | x  | x | x | x | x | x | x | x | × | x | Rom1  |
| 001000-001FFF | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | x  | x  | x | x | x | x | x | x | x | x | x | Ram1  |
| 004000-007FFF | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | x  | x  | x  | x  | x | x | x | x | x | x | x | x | x | Rom2  |
| 008000-008003 | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | x | Peri1 |
| 008004-008007 | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | x | Peri2 |

#### **Solution using Partial Decoding**

- With 5 chip select signals to produce, in theory only 3 address lines should be needed by our decoder  $(2^3 > 5)$ .
- One <u>possible</u> address table for a simple memory map is illustrated below where only the 3 highest address lines are decoded (*it's common to use the highest address lines unless a specific base address is reg'd*).

(**Note**: this address map is different to the original <u>full</u> address decoder from lecture 3 and has been chosen to maximise the advantages of <u>partial</u> address decoding, however <u>Rom1</u> is still at address 0).

What is address range and size (including mirroring) of each block?

# Logic Equations Rom1 CS\* = !(!A23 . !A22 . !A21) Ram1 CS\* = !(!A23 . !A22 . A21) Rom2 CS\* = !(!A23 . A22) Peri1 CS\* = !( A23 . !A22) Peri1 CS\* = !( A23 . A22)



| Address | 23 | 22 | 21 | 20 | 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 |    |     |     |    |  |     |     | 1 |   |   |   |   |   |   |   |   |   |   |       |
|---------|----|----|----|----|--------------------------------------------------|----|-----|-----|----|--|-----|-----|---|---|---|---|---|---|---|---|---|---|---|-------|
|         | 0  | 0  | 0  |    |                                                  |    | ig  | nor | ed |  |     |     | x | x | x | × | x | x | x | x | x | x | x | Rom1  |
|         | 0  | 0  | 1  |    |                                                  |    | ig  | nor | ed |  |     |     | x | x | x | x | x | x | x | x | x | x | x | Ram   |
|         | 0  | 1  |    |    |                                                  | ig | nor | ed  |    |  | x   | x   | x | x | x | x | x | x | x | x | x | x | x | Rom2  |
|         | 1  | 0  |    |    |                                                  |    |     |     |    |  | ign | ore | d |   |   |   |   |   |   |   |   |   | x | Peri1 |
|         | 1  | 1  | X  |    |                                                  |    |     |     |    |  | ign | ore | d |   |   |   |   |   |   |   |   |   | x | Peri2 |

#### **Exercise 11**

Design a Partial address decoder for a 68000 based system with 8K Words of EPROM space, so that
it responds to a base address of \$00 8000, using 8K byte memory chips.

#### **Solution 11**

- Two chips are needed to give  $8k \times 16$ . Each chip will use 13 address lines, ( $2^{13} = 8192$ ) a0-a12 connected to A1-A13 on the CPU leaving potentially A14-A23 to feed the decoder.
- A Base address of  $\$00\ 8000$  = binary [0000,0000,10xx,xxxx,xxxx,xxxx], i.e. when A15 = logic 1
- An address table is given below, along with a sample circuit.
- As a <u>minimum</u> solution to this problem, A15 could be used as our ROMSEL signal as this would mean the device <u>definitely</u> responds to address \$00 8000 but also to a lot of other addresses too.
- We could reduce the extent of mirroring and free up more space in the memory map for future expansion etc. if we just included A23-A20 = 0 into the decoding logic. The ROM would still respond to the base address required but it might not "start" or be limited to that address.

| Address | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 |     |
|---------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|-----|
|         | 0  | 0  | 0  | 0  | ×  | ×  | ×  | ×  | ж  | ж  | ×  | ×  | ×  | x  | × | x | x | x | x | × | x | x | × | Rom |



#### Exercise 12

- Design a partial address decoder for a 68000 based system that contains
  - 2M bytes of Eprom starting at \$00 0000 using 512k byte chips.
  - 2M bytes of Ram starting at \$20 0000 using 256k byte chips.
  - 64k bytes of I/O space starting at \$80 0000.

#### Solution 12

- For the EPROM we will need 4, 512k byte chips, organized as 2 banks of 512k words (512k = 19 address lines) or 1M byte.
- For the RAM we will need 8, 256k byte chips, organized as 4 banks of 256k words: RAM1 to RAM4 (256k = 18 address lines).
- The 64k IO Space = 32k words at \$80 0000 = 15 lines
- The address table is given below, while the logic equations for a simple partial decoder circuit is given alongside.
- The equations have been carefully chosen to fix the devices at the addresses specified <u>and</u> to ensure <u>no overlap</u> <u>and</u> to make banks <u>contiguous</u> within a block.

```
Logic Equations

Eprom1 = !(!A23 . !A21 . !A20)

Eprom2 = !(!A23 . !A21 . A20)

Ram1 = !(!A23 . A21 . !A20 . !A19)

Ram2 = !(!A23 . A21 . !A20 . A19)

Ram3 = !(!A23 . A21 . A20 . !A19)

Ram4 = !(!A23 . A21 . A20 . A19)

IO = !(A23)
```

6

| x<br>x<br>x | 0<br>0<br>1 | 0<br>1<br>0 | ж<br>0 | x<br>x<br>x | x<br>x    | ×           | x<br>x        | x<br>x            | x<br>x            | x<br>x                | x<br>x                | x<br>x                  | x<br>x                    | x<br>x                      | x<br>x                          | x<br>x                                  | x<br>x                                  | x<br>x                                  | x<br>x                                  | x<br>x                                  | x<br>x                                  | Eprom(Bank1) Eprom(Bank2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|-------------|-------------|--------|-------------|-----------|-------------|---------------|-------------------|-------------------|-----------------------|-----------------------|-------------------------|---------------------------|-----------------------------|---------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | 0<br>1      | 1           | ж<br>0 | x<br>x      | x         | ×           | x             | x                 | ×                 | x                     | ×                     | ×                       | x                         | x                           | x                               | x                                       | x                                       | x                                       | x                                       | x                                       | x                                       | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|             | 1           | 0           | 0      | x           |           |             |               |                   |                   |                       |                       |                         |                           |                             |                                 |                                         |                                         |                                         |                                         |                                         |                                         | Eprom(Bank2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|             |             |             |        |             | x         | ×           | x             | ×                 | w.                | 3.7                   |                       |                         |                           |                             |                                 |                                         |                                         |                                         |                                         |                                         |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|             | 1           | ^           |        |             |           |             |               |                   | •                 | A                     | X                     | X                       | X                         | X                           | X                               | X                                       | X                                       | X                                       | X                                       | x                                       | x                                       | Ram1 (Bank1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|             | _           | U           | 1      | x           | x         | x           | x             | x                 | x                 | x                     | x                     | x                       | x                         | x                           | x                               | x                                       | x                                       | x                                       | x                                       | x                                       | x                                       | Ram2 (Bank2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|             | 1           | 1           | 0      | x           | x         | x           | x             | x                 | x                 | x                     | x                     | x                       | x                         | x                           | x                               | x                                       | x                                       | x                                       | x                                       | x                                       | x                                       | Ram3 (Bank3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|             | 1           | 1           | 1      | x           | x         | x           | x             | x                 | x                 | x                     | x                     | x                       | x                         | x                           | x                               | x                                       | x                                       | x                                       | x                                       | x                                       | x                                       | Ram4 (Bank4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|             |             |             | ×      |             |           |             | x             | x                 | x                 | x                     | x                     | x                       | x                         | x                           | x                               | x                                       | x                                       | x                                       | x                                       | x                                       | x                                       | IO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|             |             | <b>x</b> 1  | × 1 1  | x 1 1 1     | x 1 1 1 x | x 1 1 1 x x | x 1 1 1 x x x | x 1 1 1 x x x x x | x 1 1 1 x x x x x | x 1 1 1 x x x x x x x | x 1 1 1 x x x x x x x | x 1 1 1 x x x x x x x x | x 1 1 1 x x x x x x x x x | x 1 1 1 x x x x x x x x x x | x 1 1 1 x x x x x x x x x x x x | x 1 1 1 x x x x x x x x x x x x x x x x | x 1 1 1 x x x x x x x x x x x x x x x x | x 1 1 1 x x x x x x x x x x x x x x x x | x 1 1 1 x x x x x x x x x x x x x x x x | x 1 1 1 x x x x x x x x x x x x x x x x | x 1 1 1 x x x x x x x x x x x x x x x x | x       1       1       0       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x       x |

#### **Block Address Decoding**

- Block decoding partitions the CPU address space into equal sized blocks and can be used with both full and partial address decoding schemes.
- The resultant block size is dependent upon those address lines used by the block decoder.
- For example we could partition an address space of 64K into
  - 4 blocks of 16k, or
  - 8 blocks of 8k or
  - 16 blocks of 4k etc.
- Once memory has been partitioned into blocks, full, partial or additional block decoders can subsequently be employed to refine and resolve the address map into smaller and smaller blocks.
- For example, in the case of a 64k system partitioned into 4 blocks of 16k, we could use additional block decoders to partition this into
  - 4 blocks of 4k, or
  - 8 blocks of 2k or
  - 16 blocks of 1k etc.

#### **Block Decoders**

- Fortunately for us, devices exist, often in the form of a single chip, to make block decoding solutions easy for us, or we can use VHDL for programmable logic.
- For example the 74138 is a simple 3 to 8 line decoder, giving us the ability to partition memory into 8 equal sized blocks.
- A Pin Out and Truth Table for this device is illustrated below. It has 3 inputs (which could be fed to address lines), 8 outputs for 8 individual equal sized block select signals and 3 enable signal (for further refinement of address range).

|                |                     | INPUT           | S |   |   | OUTPUTS        |                |                |                |                |                |                |                       |  |  |  |  |
|----------------|---------------------|-----------------|---|---|---|----------------|----------------|----------------|----------------|----------------|----------------|----------------|-----------------------|--|--|--|--|
| G <sub>1</sub> | $\overline{G_{2A}}$ | G <sub>2B</sub> | С | В | Α | Y <sub>0</sub> | Y <sub>1</sub> | Y <sub>2</sub> | Y <sub>3</sub> | Y <sub>4</sub> | Y <sub>5</sub> | Y <sub>6</sub> | <b>Y</b> <sub>7</sub> |  |  |  |  |
| 0              | Х                   | Х               | Х | Х | Х | 1              | 1              | 1              | 1              | 1              | 1              | 1              | 1                     |  |  |  |  |
| Х              | 1                   | Х               | Х | Х | Х | 1              | 1              | 1              | 1              | 1              | 1              | 1              | 1                     |  |  |  |  |
| Х              | Х                   | 1               | Х | Х | Х | 1              | 1              | 1              | 1              | 1              | 1              | 1              | 1                     |  |  |  |  |
| 1              | 0                   | 0               | 0 | 0 | 0 | 0              | 1              | 1              | 1              | 1              | 1              | 1              | 1                     |  |  |  |  |
| 1              | 0                   | 0               | 0 | 0 | 1 | 1              | 0              | 1              | 1              | 1              | 1              | 1              | 1                     |  |  |  |  |
| 1              | 0                   | 0               | 0 | 1 | 0 | 1              | 1              | 0              | 1              | 1              | 1              | 1              | 1                     |  |  |  |  |
| 1              | 0                   | 0               | 0 | 1 | 1 | 1              | 1              | 1              | 0              | 1              | 1              | 1              | 1                     |  |  |  |  |
| 1              | 0                   | 0               | 1 | 0 | 0 | 1              | 1              | 1              | 1              | 0              | 1              | 1              | 1                     |  |  |  |  |
| 1              | 0                   | 0               | 1 | 0 | 1 | 1              | 1              | 1              | 1              | 1              | 0              | 1              | 1                     |  |  |  |  |
| 1              | 0                   | 0               | 1 | 1 | 0 | 1              | 1              | 1              | 1              | 1              | 1              | 0              | 1                     |  |  |  |  |
| 1              | 0                   | 0               | 1 | 1 | 1 | 1              | 1              | 1              | 1              | 1              | 1              | 1              | 0                     |  |  |  |  |



2 active low plus 1 active high enable

# **Example VHDL code for a simple 3-8 Decoder**

```
LIBRARY
            IEEE;
USE
            IEEE.STD LOGIC 1164.ALL;
-- 3 TO 8 Line Decoder
ENTITY Decoder3to8Line IS
    PORT( CBA : IN STD LOGIC VECTOR (2 downto 0);
                                                                 -- 3 bit input select bus
            G1, G2A, G2B : IN STD_LOGIC;
                                                                        -- 3 enable inputs
            Y7 Y0 : OUT STD_LOGIC_VECTOR (7 downto 0) -- 8 active low outputs as a bus
    );
END;
ARCHITECTURE Behavioural OF Decoder3to8Line IS
BEGIN
 PROCESS(CBA, G1, G2A, G2B)
 BEGIN
      IF ((G1 = '1') AND (G2A = '0') AND (G2B = '0')) THEN -- if device enabled
            IF (CBA = "000") THEN Y7 Y0 <= "111111110";
                                                               -- if CBA = 000 set y0 to 0
            ELSIF ( CBA = "001" ) THEN Y7 Y0 <= "111111101";
                                                               -- else if CBA = 001 set y1 to 0
            ELSIF ( CBA = "010" ) THEN Y7 Y0 <= "11111011";
                                                               -- else if CBA = 010 set y2 to 0
            ELSIF (CBA = "011") THEN Y7 Y0 <= "11110111";
                                                               -- else if CBA = 011 set y3 to 0
            ELSIF (CBA = "100") THEN Y7 Y0 <= "11101111";
                                                               -- else if CBA = 100 set v4 to 0
            ELSIF (CBA = "101") THEN Y7 Y0 <= "11011111";
                                                               -- else if CBA = 101 set y5 to 0
            ELSIF (CBA = "110") THEN Y7 Y0 <= "101111111";
                                                               -- else if CBA = 110 set y6 to 0
            ELSE
                                     Y7 Y0 <= "01111111";
                                                               -- else if CBA = 111 set y7 to 0
            END IF;
                                                               -- if not enabled
      ELSE
            Y7 Y0 <= "11111111"; ←
                                                 Note: Y7-Y0 assigned a value for each path in the process
      END IF:
                                                 above. Result: combinatorial logic with no storage/latches
 END PROCESS:
END;
```

#### Simple Block decoder schemes using a 74138

- Circuit a) below is used to decode the upper 3 address lines of the 68000 address bus to provide 8 blocks of 2M bytes, i.e. address blocks in the range hex 00 0000 1F FFFF, 20 000 3F FFFF etc.
- Circuit b) makes use of the enable lines to assist in the decoding of 8 blocks in the lower quarter of the address space (A23,A22 = [0,1]).



#### More Block decoder schemes using 74138 (cont...)

 This uses two cascaded 74138 devices to provide more refined block decoding. A23-A21 feed into the 1<sup>st</sup> device which provides block outputs of 2M bytes (as before).

The 2<sup>nd</sup> output from this device (Y1) which is enabled in the address range [20 0000-3F FFFF] is then used to enable a 2<sup>nd</sup> cascaded device fed with address lines A20-18.

This 2<sup>nd</sup> device decodes the address 20 0000-3F FFFF into 8 smaller blocks of 256k words in the range 20 0000-23 FFFF, 24 0000-27 FFFF etc.



#### Sample Block decoder schemes using 74138 (cont...)

- Finally, the circuit below, provides very fine grained address decoder resolution to provide 8 blocks of 1K byte in the address range 01 E000 – 01 FFFF.
- Such a scheme might be employed to select 1 of 8 possible small I/O devices within the system and limit their address space to a very small part of the overall memory map of the system.



#### **Address Decoding Using Programmable logic**

- Simple programmable logic has an architecture ideally suited to implementing a sum-ofproducts (SOP) expression.
- Given that any decoder can be expressed in SOP form it follows that we can program a GAL to do any address decoding function we like provided it has enough inputs and outputs
- The illustration here demonstrates the principle with a simplified section of a device.
- This device has 3 input terms, [a0,a1,a2] which are available in their normal and inverted forms.
- The diagram illustrates a device with 6 product terms, i.e. 6 AND gates connected via 'fuses' to any combination of the 3 input terms, thus each AND gate has 6 inputs and 6 fuses.
- Designing address decoders with PALs involves generating the Boolean logic equations from the address table and 'generating a fuse map' (JEDEC file) which can be downloaded to a Prom programmer to 'blow' the device.



#### **GAL Example: GAL16V8**

The Pin out for the <u>Lattice GAL16V8</u> is shown below:



The pins can be grouped as follows:

| Pins  | Signal Names                        |
|-------|-------------------------------------|
| 1     | Clock input (not used for decoding) |
| 2-9   | Inputs: Address line from CPU       |
| 10    | Ground (0V)                         |
| 11    | Output Enable                       |
| 12-19 | Outputs: Chips selects              |
| 20    | Power (5V)                          |

- The GAL16V8 is a fast PAL with a 3.5nsec decode time.
- It uses an erasable process technology, with a 100msec erase time.
- This device performed address decoding duties on the 6811 boards some that we used a few years ago in ECE 259.



Axiom 68HC11 - Microcomputer System Board